|       | ALU or branch instruction |                  | Data transfer instruction |               | Clock cycle |
|-------|---------------------------|------------------|---------------------------|---------------|-------------|
| Loop: |                           |                  | 1 w                       | \$t0, 0(\$s1) | 1           |
|       | addi                      | \$s1,\$s1,-4     |                           |               | 2           |
|       | addu                      | \$t0,\$t0,\$s2   |                           |               | 3           |
|       | bne                       | \$s1,\$zero,Loop | SW                        | \$t0, 4(\$s1) | 4           |

FIGURE 4.70 The scheduled code as it would look on a two-issue MIPS pipeline. The empty slots are no-ops.

Copyright © 2021 Elsevier Inc. All rights reserved